Verification Method for the FBD-Style Design Specification using SDT and SMV

M.J. Song, S.R. Koo, and P.H. Seong (Korea)

Keywords

Function Block Diagram (FBD), Verification, SymbolicModel Verifier (SMV), Structured Decision Table (SDT),Programmable Logic Controller (PLC)

Abstract

As programmable logic controllers (PLCs) are widely used in the digital instrumentation and control (I&C) systems of nuclear power plants (NPPs), the safety of PLC software has become the most important consideration. In this work, we propose a method to perform effective verification activities on the traceability analysis and the software design evaluation in the software design phase. In order to perform the traceability analysis between Software Requirement Specification (SRS) written in a natural language and Software Design Specification (SDS) written in Function Block Diagram (FBD), this method uses Structured Decision Table (SDT). SDTs include information related to the traceability analysis from SRS and SDS, respectively. Through comparing with two SDTs, an effective traceability analysis can be achieved. For the software design evaluation, we use model checking as a formal verification method. FBD-style design specification is translated into Symbolic Model Verifier (SMV) input language and then the FBD-style design specification can be formally analyzed using SMV model checker.

Important Links:



Go Back